DocumentCode :
387878
Title :
A practical study on the architecture of VLSI DSP
Author :
Tsuda, Toshitaka ; Mochida, Yukou
Author_Institution :
Fujitsu Laboratories Ltd., Kawasaki, Japan
Volume :
11
fYear :
1986
fDate :
31503
Firstpage :
2179
Lastpage :
2182
Abstract :
This paper describes some results of analysis on an architecture focusing on the pipeline structure of multiplier. Throughput of a 16 bit multiplier with fixed point arithmetic was analyzed for a single cycle structure, a 2-stage pipeline structure and a 3-stage pipeline structure. Total efficiency which includes overheads inherent to a pipeline structure was examined for each structure based on the programs made for practical use such as a 32 kb/s ADPCM codec, echo canceler, 19 section filter banks for voice recognition etc. Each analysis showed that the 2-stage pipeline structure is a suitable choice from the view points of efficiency and simplicity of programming.
Keywords :
Adders; Codecs; Digital signal processing; Fixed-point arithmetic; Large scale integration; Logic; Pipelines; Propagation delay; Throughput; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
Type :
conf
DOI :
10.1109/ICASSP.1986.1168632
Filename :
1168632
Link To Document :
بازگشت