DocumentCode :
387946
Title :
24-channel 32 kb/s ADPCM transcoder using the CCITT recommendation G.721
Author :
Aly, Sami
Author_Institution :
BNR, Ottawa Ont., Canada
Volume :
11
fYear :
1986
fDate :
31503
Firstpage :
349
Lastpage :
352
Abstract :
The 32 kb/s ADPCM standard algorithm has been published in the CCITT recommendation G.721. Implementations for this algorithm have been proposed in the form of a per-channel transcoder. This paper presents an alternative implementation which is preferred for multi-channel applications. It uses a combination of CMOS EPROM lookup table and CMOS gate array processor technologies. The paper presents the transcoder architecture which is based on a multiprocessor concept. The hardware block diagram and the firmware structure are discussed. System design and test results were obtained using a hardware prototype in which the functions of the CMOS gate array were temporarily implemented by ALS/Fast standard discrete logic components.
Keywords :
CMOS logic circuits; CMOS process; CMOS technology; EPROM; Hardware; Logic arrays; Logic testing; Microprogramming; Standards publication; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '86.
Type :
conf
DOI :
10.1109/ICASSP.1986.1169067
Filename :
1169067
Link To Document :
بازگشت