DocumentCode :
38808
Title :
An 8-GS/s 200-MHz Bandwidth 68-mW \\Delta \\Sigma DAC in 65-nm CMOS
Author :
Bhide, Anant ; Najari, Omid Esmailzadeh ; Mesgarzadeh, Behzad ; Alvandpour, Atila
Author_Institution :
Dept. of Electr. Eng., Linkoping Univ., Linköping, Sweden
Volume :
60
Issue :
7
fYear :
2013
fDate :
Jul-13
Firstpage :
387
Lastpage :
391
Abstract :
This brief presents an 8-GS/s 12-bit input ΔΣ digital-to-analog converter (DAC) with 200-MHz bandwidth in 65-nm CMOS. The high sampling rate is achieved by a two-channel interleaved MASH 1-1 digital ΔΣ modulator with 3-bit output, resulting in a highly digital DAC with only seven current cells. The two-channel interleaving allows the use of a single clock for both the logic and the final multiplexing. This requires each channel to operate at half the sampling rate, which is enabled by a high-speed pipelined MASH structure with robust static logic. Measurement results show that the DAC achieves 200-MHz bandwidth, 26-dB SNDR, and -57-dBc IMD3, with a power consumption of 68 mW at 1-V digital and 1.2-V analog supplies. This architecture shows potential for use in transmitter baseband for wideband wireless communication.
Keywords :
CMOS digital integrated circuits; delta-sigma modulation; CMOS; DAC; bandwidth 200 MHz; delta sigma digital to analog converter; digital delta sigma modulator; multiplexing; pipelined MASH structure; power 68 mW; power consumption; robust static logic; sampling rate; size 65 nm; transmitter baseband; two channel interleaving; voltage 1.2 V; wideband wireless communication; Digital $DeltaSigma$ modulator (DDSM); MASH; digital-to-analog converter (DAC); oversampling; time interleaving;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2013.2258272
Filename :
6509447
Link To Document :
بازگشت