DocumentCode :
388631
Title :
A CMOS-VLSI rate conversion digital filter for digital audio signal processing
Author :
Hirosaki, B. ; Tomimitsu, Y. ; Ishihara, S. ; Nakada, H. ; Akiyama, K. ; Nosaka, K.
Author_Institution :
NEC Corporation, Kawasaki, Japan
Volume :
9
fYear :
1984
fDate :
30742
Firstpage :
374
Lastpage :
377
Abstract :
This paper describes CMOS-VLSI architecture for a rate conversion digital filter which interpolates an input discrete-time audio signal at the twice times higher sampling rate. In the proposed architecture, two discrete-time audio signals with 16-bit word length are multiplexed into a serial bit stream and are simultaneously interpolated through parallel table look up array multiplications. Based on the architecture study, the VLSI interpolator which contains 34,000 transistors has been fabricated with 3 µm CMOS technologies. Its power consumption is less than 100 mW and the maximum input sampling rate is 50 kHz. The interpolator quality is specified in terms of in-band amplitude ripple and out-band attenuation each of which is ± 0.13 dB or 80 dB, respectively.
Keywords :
CMOS technology; Digital filters; Digital signal processing; Finite impulse response filter; Frequency; Interpolation; National electric code; Sampling methods; Signal sampling; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, IEEE International Conference on ICASSP '84.
Type :
conf
DOI :
10.1109/ICASSP.1984.1172727
Filename :
1172727
Link To Document :
بازگشت