DocumentCode :
391688
Title :
HOLMES: capturing the yield-optimized design space boundaries of analog and RF integrated circuits
Author :
De Smedt, Bart ; Gielen, Georges
Author_Institution :
ESAT-MICAS, Katholieke Univ., Leuven, Belgium
fYear :
2003
fDate :
2003
Firstpage :
256
Lastpage :
261
Abstract :
A novel methodology is presented to structured yield-aware synthesis. The trade-off between yield and the unspecified performances is explored along the design space boundaries, while respecting specifications on the other performances. Through the unique combination of multi-objective evolutionary optimization techniques, multi-variate regression modeling and sensitivity-based yield estimation, the designer is given access to this trade-off, all within transistor-level accuracy. Even more, a large reduction in required computer resources is obtained compared to alternative approaches.
Keywords :
analogue integrated circuits; circuit optimisation; evolutionary computation; integrated circuit design; integrated circuit modelling; integrated circuit yield; multivariable systems; radiofrequency integrated circuits; sensitivity analysis; statistical analysis; HOLMES; RFIC; analog integrated circuits; multiobjective evolutionary optimization; multivariate regression modeling; sensitivity-based yield estimation; structured yield-aware synthesis; trade-off analysis; transistor-level accuracy; yield-optimized design space boundaries; Analog integrated circuits; Constraint optimization; Design automation; Design optimization; Energy consumption; Integrated circuit synthesis; Integrated circuit yield; Radio frequency; Radiofrequency integrated circuits; Yield estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2003
ISSN :
1530-1591
Print_ISBN :
0-7695-1870-2
Type :
conf
DOI :
10.1109/DATE.2003.1186395
Filename :
1186395
Link To Document :
بازگشت