DocumentCode :
391744
Title :
Ultra low power 1-bit adder cells
Author :
Darwish, Tarek ; Bayoumi, Magdy
Author_Institution :
Center for Adv. Comput. Studies, Louisiana Univ., Lafayette, LA, USA
Volume :
2
fYear :
2002
fDate :
4-7 Aug. 2002
Abstract :
Supply voltage scaling is considered to be an effective technique for reducing power consumption of digital CMOS circuits. But such approach has a detrimental effect on system performance, which renders it impractical for many applications. However, in some applications, where power consumption is of critical importance, supply voltage scaling can be reasonably effective. In this paper power critical applications are considered and a set of adders is presented. The supply voltage scaling technique is applied and different adders are analyzed for a range of supply voltage levels (1.8-0.15 Volts). It is found that at very low supply voltage levels, the performance experiences immense deterioration. Moreover, for a fixed frequency of operation, the lowest supply voltage level attainable depends on circuit structure.
Keywords :
CMOS logic circuits; adders; low-power electronics; 1 bit; 1.8 to 0.15 V; digital CMOS circuit; power consumption; supply voltage scaling; ultra-low power adder cell; Adders; CMOS digital integrated circuits; Circuit noise; Energy consumption; Logic circuits; Low voltage; Power dissipation; System performance; Threshold voltage; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1186855
Filename :
1186855
Link To Document :
بازگشت