DocumentCode :
391832
Title :
Power/bit optimization of Δ-Σ ADCs using multi-bit quantizers
Author :
Hutchens, Chris ; Liu, Chia-Ming
Author_Institution :
Oklahoma State Univ., Stillwater, OK, USA
Volume :
3
fYear :
2002
fDate :
4-7 Aug. 2002
Abstract :
A model for the design of power/bit efficient single loop Δ-Σ analog-to-digital converter (ADC) modulators is developed and validated. Further, we demonstrate and validate experimentally that for high dynamic range ADCs (14-20 bits), 2nd order systems with 3 to 4 bit quantizers are power per bit (power/bit) optimal. Due to the wide architectural selection in quantizers, the scaling between 1st and subsequent integrators, and the SNR objective of the ADC, there can be a modest freedom in the number of quantizer bits (B), the order (L), and the over-sampling-ratio (OSR) for low power ADC designs. In the final analysis, multi-bit quantizers are shown to always offer an advantage in improving power/bit performance in both single loop and MASH Δ-Σ modulators.
Keywords :
analogue-digital conversion; circuit optimisation; low-power electronics; quantisation (signal); sigma-delta modulation; Δ-Σ ADCs; 14 to 20 bit; 3 to 4 bit; MASH; dynamic range; low power designs; multi-bit quantizers; over-sampling ratio; power/bit optimization; quantizer bits; single loop modulators; Bandwidth; Circuit noise; Digital-analog conversion; Equations; Frequency; Inverters; Power dissipation; Quantization; Signal to noise ratio; Stability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. MWSCAS-2002. The 2002 45th Midwest Symposium on
Print_ISBN :
0-7803-7523-8
Type :
conf
DOI :
10.1109/MWSCAS.2002.1187090
Filename :
1187090
Link To Document :
بازگشت