DocumentCode :
393389
Title :
Interconnect-driven floorplanning by searching alternative packings
Author :
Sham, Chiu-Wing ; Young, Evangeline F Y ; Zhou, Hai
Author_Institution :
Dept. of Comput. Sci. & Eng., Chinese Univ. of Hong Kong, China
fYear :
2003
fDate :
21-24 Jan. 2003
Firstpage :
417
Lastpage :
422
Abstract :
In traditional floorplanners, area minimization is an important issue. Due to the recent advances in VLSI technology, the number of transistors in a design and their switching speeds are increasing rapidly. This results in the increasing importance of interconnect delay and routability of a circuit. We should consider interconnect planning and buffer planning as soon as possible. In this paper, we propose a method to reduce interconnect cost of a floorplan by searching alternative packings. We found that if a floorplan F contains some rectangular supermodules, we can rearrange the blocks in the supermodule to obtain a new floorplan with the same area as F but possibly with a smaller interconnect cost. Experimental results show that we can always reduce the interconnect cost of a floorplan without any penalty in area and runtime by using this method.
Keywords :
VLSI; buffer circuits; circuit optimisation; integrated circuit interconnections; integrated circuit layout; search problems; VLSI switching speed; alternative packing search; area minimization; block rearrangement; buffer planning; circuit routability; floorplan interconnect cost reduction; floorplanners; interconnect delay; interconnect planning; interconnect-driven floorplanning; rectangular supermodules; Computer science; Cost function; Delay; Integrated circuit interconnections; Minimization; Routing; Runtime; Shape; Transistors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2003. Proceedings of the ASP-DAC 2003. Asia and South Pacific
Print_ISBN :
0-7803-7659-5
Type :
conf
DOI :
10.1109/ASPDAC.2003.1195051
Filename :
1195051
Link To Document :
بازگشت