DocumentCode :
393932
Title :
Energy minimization of a pipelined processor using a low voltage pipelined cache
Author :
Park, Jun Cheol ; Mooney, Vincent J., III ; Palem, Krishna ; Choi, Kyu-Won
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
1
fYear :
2002
fDate :
3-6 Nov. 2002
Firstpage :
67
Abstract :
A cache is a power-hungry component in a processor. Therefore, a reduction in cache energy can have a significant impact on overall processor energy consumption. In this paper, we propose a new energy minimization technique for a pipelined processor using a low voltage pipelined cache. We consider a case where a pipelined cache is not required but is used nonetheless, enabling the cache supply voltage to be lowered. Using this method, five benchmarks show that power consumption is reduced by 24.85% at a cost of an average increase in execution time of 15.35% resulting in an average overall energy reduction of 13.33%.
Keywords :
cache storage; low-power electronics; minimisation; parallel architectures; pipeline processing; power supplies to apparatus; cache energy reduction; cache timing; delay optimization; energy minimization; energy optimization; low voltage pipelined cache; pipelined processor; power consumption; power model; Circuits; Costs; Embedded system; Energy consumption; Frequency; Low voltage; Minimization; Pipeline processing; Power engineering and energy; Power engineering computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2002. Conference Record of the Thirty-Sixth Asilomar Conference on
Conference_Location :
Pacific Grove, CA, USA
ISSN :
1058-6393
Print_ISBN :
0-7803-7576-9
Type :
conf
DOI :
10.1109/ACSSC.2002.1197151
Filename :
1197151
Link To Document :
بازگشت