DocumentCode :
396354
Title :
A low-voltage compatible two-stage amplifier with ≥120 dB gain in standard digital CMOS
Author :
He, Chengming ; Degang Chen ; Geiger, Randall
Author_Institution :
Iowa State Univ., Ames, IA, USA
Volume :
1
fYear :
2003
fDate :
25-28 May 2003
Abstract :
This paper presents a low-voltage compatible 120 dB gain two-stage amplifier in standard digital CMOS with ≤3 transistors between VDD and VSS. The first stage uses positive feedback to increase the output impedance and DC gain. A MOS precision voltage attenuator, output level monitoring circuits (OLMC) and a digital tuning network are used to achieve conductance cancellation over large output swings and process and temperature variations. The first stage was fabricated and tested, achieving ≥76 dB DC gains over 2Vpp output swings. A modest-gain 2nd stage eliminates the need for OLMC and significantly improves linearity. The two stage amplifier can achieve ≥120 dB DC gains (by simulation, or 110 dB projected from test results) over 2Vpp output swings with PM ≥56° at UGF ≥ 120 MHz when VDD = 3.5V.
Keywords :
CMOS analogue integrated circuits; circuit tuning; feedback amplifiers; low-power electronics; 120 dB; 3.5 V; CMOS low-voltage two-stage amplifier; DC gain; MOS precision voltage attenuator; conductance cancellation; digital tuning network; linearity; output impedance; output level monitoring circuit; positive feedback; Attenuators; Circuit optimization; Circuit testing; Gain; Impedance; Linearity; Monitoring; Output feedback; Temperature; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205573
Filename :
1205573
Link To Document :
بازگشت