DocumentCode :
396500
Title :
Some observations on multiplierless implementation of linear phase FIR filters
Author :
Bhattacharya, Mrinmoy ; Saramäki, Tapio
Author_Institution :
Inst. of Signal Process., Tampere Univ. of Technol., Finland
Volume :
4
fYear :
2003
fDate :
25-28 May 2003
Abstract :
This paper investigates the case of multiplierless implementation of linear phase FIR filters by converting the multiplier coefficients to minimum signed powers-of-two (MNSPT) or canonic signed digit (CSD) forms. It was observed that if one is willing to accept some deviation from the given specifications, the required number of nonzero bits becomes quite low, making multiplierless implementation feasible. Alternatively, one can start with a filter that exceeds the given criteria that may involve an acceptable level of increase in the filter order, but with much lesser total number of nonzero bits than the initial design. Then, the coefficient values are quantized into the desired representation forms such that the given overall criteria are still met. Fairly exhaustive investigation suggests that less than three nonzero bits are quite sufficient, along with reduction in number of arithmetic operations with attendant increase in rate of data throughput.
Keywords :
FIR filters; digital arithmetic; digital filters; linear phase filters; arithmetic operations reduction; canonic signed digit form; data throughput rate; linear phase FIR filters; minimum signed powers-of-two form; multiplier coefficients; multiplierless implementation; nonzero bits; Arithmetic; Costs; Digital filters; Electronic mail; Finite impulse response filter; IIR filters; Nonlinear filters; Optimization methods; Signal processing; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1205806
Filename :
1205806
Link To Document :
بازگشت