Title :
A 2GHz image-reject receiver in a low IF architecture fabricated in a 0.1 μm CMOS technology
Author :
Wiklund, Magnus ; Nilsson, Stefan ; Björk, Christian ; Mattisson, Sven
Author_Institution :
Ericsson Mobile Platforms AB, Lund, Sweden
Abstract :
This work describes a 2GHz wideband receiver which is aimed for wireless applications. It consists of an LNA and a complex mixer in a low IF architecture. The receiver is implemented in a CMOS development process where the device dimensions are scaled to 0.1μm which is beyond today´s commercially available CMOS technologies. The design emphasizes image rejection, low-voltage and low-power aspects. The pros and cons of a low IF architecture are addressed. The quality of the receiver is discussed in terms of noise figure, power gain, power consumption, image rejection and 1-dB compression. Measurements show that on-chip calibration for the phase imbalance in the quadrature signal path results in a significant suppression of the image signal of 52dB. The supply voltage is 1.2V. In order to lower the power consumption the RF blocks are operating close to the weak-inversion region, resulting in a power consumption of 25 mW. To further suppress the image signal, a similar receiver architecture including a complex filter is suggested. Such a filter is also realized in this work.
Keywords :
CMOS integrated circuits; low-power electronics; radio receivers; 0.1 micron; 1.2 V; 2 GHz; 25 mW; CMOS technology; LNA; RF front-end; complex filter; complex mixer; image rejection; low-IF architecture; low-voltage low-power design; noise figure; on-chip calibration; power consumption; power gain; quadrature signal phase imbalance; wireless receiver; CMOS process; CMOS technology; Calibration; Energy consumption; Filters; Image coding; Noise figure; Phase measurement; Voltage; Wideband;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1205920