Title :
Digital building block for frequency synthesizer and fractional phase locked loops
Author_Institution :
Fac. of Electr. Eng., Univ. of West Bohemia, Plzen, Czech Republic
Abstract :
The paper describes a new architecture of a digital building block, which can be used in frequency synthesizers and phase locked loops. The circuit is based on generators, counters and a register. The technique described here is much simpler then other methods. The presented synthesizer is the most suitable for the design of VLSI architectures or for programmable large scale integration (or in-system programmable large scale integration). One of the main advantages is stability and pure digital structure. On the other hand, this synthesizer has a disadvantage in its low output frequency, but this can be overcome by using it together with a phase locked loop.
Keywords :
VLSI; digital phase locked loops; direct digital synthesis; logic design; VLSI architectures; counters; digital building block; digital synthesizer; fractional phase locked loops; frequency synthesizer; generators; in-system programmable large scale integration; pure digital structure; register; stability; Circuit stability; Counting circuits; Equations; Frequency conversion; Frequency synthesizers; Hardware; Large scale integration; Phase locked loops; Registers; Very large scale integration;
Conference_Titel :
Mobile Future and Symposium on Trends in Communications, 2003. SympoTIC '03. Joint First Workshop on
Print_ISBN :
0-7803-7993-4
DOI :
10.1109/TIC.2003.1249105