DocumentCode :
399590
Title :
Modeling IP responses in test case generation for systems-on-chip verification
Author :
Bose, Mrinal ; Nodine, Mark H. ; Jurasz, William R., Jr. ; Zavadsky, Vlad ; Chodavadia, Arvind ; Nunes, Lincoln R.
Author_Institution :
Somerset Design Center, Motorola Inc., Austin, TX, USA
fYear :
2003
fDate :
29-30 May 2003
Firstpage :
7
Lastpage :
10
Abstract :
Systems-on-chip (SoCs) are growing in complexity, and, as a consequence, getting more difficult to verify. An added challenge involves verifying system correctness in the presence of various responses produced by IP blocks in a SoC. The Transgen methodology was developed a solution for random test case generation for SoC system verification. We demonstrate how Transgen handles the issue of random response generation for SoC tests. We discuss how the lack of complete temporal information during testcase generation causes prediction errors. Finally, we explore the various heuristics used to minimize the effect of these errors on the, verification effort.
Keywords :
automatic test pattern generation; integrated circuit testing; microprocessor chips; system-on-chip; IP blocks; IP response modeling; SoC system verification; Transgen methodology; error prediction; intellectual property; random test case generation; systems-on-chip verification; Computer bugs; Control systems; Hardware; Intellectual property; Microprocessors; Protocols; State-space methods; System testing; System-on-a-chip; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprocessor Test and Verification: Common Challenges and Solutions, 2003. Proceedings. 4th International Workshop on
Print_ISBN :
0-7695-2045-6
Type :
conf
DOI :
10.1109/MTV.2003.1250256
Filename :
1250256
Link To Document :
بازگشت