DocumentCode :
400506
Title :
The power consumption reducing technique of the pseudo-random test pattern generator and the signature analyzer for the built-in self-test
Author :
Murashko, Igor ; Yarmolik, Viacheslav ; Puczko, Miroslaw
Author_Institution :
Belarus State Univ. of Informatics & Radioelectronics, Minsk, Belarus
fYear :
2003
fDate :
18-22 Feb. 2003
Firstpage :
141
Lastpage :
144
Abstract :
This paper presents new solutions for reducing the power consumption BIST environment (Pseudorandom Test Pattern Generator-PTPG and Signature Analyzer-SA). The key idea behind this technique is based on the designing a new structure of LFSR (Linear Feedback Shift Register) to generate more than one pseudo random bit per one clock pulse and a new SA structure for compressing several test responses bits per one clock pulse. The proposed method can be used within ≪test-per-clock≫ BIST architecture, as well as may be extended for the ≪test-per-scan≫ BIST technique.
Keywords :
CMOS logic circuits; automatic test pattern generation; built-in self test; flip-flops; logic analysers; logic testing; m-sequences; random sequences; sequential switching; shift registers; CMOS circuits; VLSI; built-in self-test; flip-flop circuit; linear feedback shift register; m-sequence symbols generation; polynomial divider; power consumption reducing technique; pseudorandom test pattern generator; scan-organized architectures; signature analyzer; switching activity; test response bits compression; Built-in self-test; Capacitance; Circuit testing; Clocks; Energy consumption; Flip-flops; Pattern analysis; Power generation; Switching circuits; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
CAD Systems in Microelectronics, 2003. CADSM 2003. Proceedings of the 7th International Conference. The Experience of Designing and Application of
Print_ISBN :
966-553-278-2
Type :
conf
DOI :
10.1109/CADSM.2003.1255008
Filename :
1255008
Link To Document :
بازگشت