• DocumentCode
    400671
  • Title

    TAM optimization for mixed-signal SOCs using analog test wrappers

  • Author

    Sehgal, Anuja ; Ozev, Sule ; Chakrabarty, Krishnendu

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Duke Univ., Durham, NC, USA
  • fYear
    2003
  • fDate
    9-13 Nov. 2003
  • Firstpage
    95
  • Lastpage
    99
  • Abstract
    We present a new approach for TAM optimization and test scheduling in the modular testing of mixed-signal SOCs. A test planning approach for digital SOCs is extended to handle analog cores in a plug-and-play fashion. A test wrapper based on an ADC/DAC pair and a digital configuration circuit is designed for analog cores such that these cores can be accessed through digital TAMs. In this way, there is no dependence on an analog test bus and expensive mixed-signal testers. Experimental results are presented for several ITC´02 SOC test benchmarks to which three analog cores are added. The results show that the testing of analog cores can be interleaved with the testing of digital cores to reduce the overall testing time for a mixed-signal SOC.
  • Keywords
    circuit optimisation; integrated circuit design; integrated circuit testing; logic testing; system-on-chip; ADC/DAC pair; ITC´02 SOC test; TAM optimization; analog test bus; analog test wrappers; digital SOC; mixed signal SOC; mixed signal testers; modular testing; test access mechanisms optimisation; Benchmark testing; Circuit testing; Cost function; Hardware; Permission; Pins; Processor scheduling; Silicon; System testing; System-on-a-chip;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computer Aided Design, 2003. ICCAD-2003. International Conference on
  • Conference_Location
    San Jose, CA, USA
  • Print_ISBN
    1-58113-762-1
  • Type

    conf

  • DOI
    10.1109/ICCAD.2003.159676
  • Filename
    1257594