DocumentCode :
400746
Title :
Performance efficiency of context-flow system-on-chip platform
Author :
Beidas, Rami ; Zhu, Jianwen
Author_Institution :
Electr. & Comput. Eng., Toronto Univ., Ont., Canada
fYear :
2003
fDate :
9-13 Nov. 2003
Firstpage :
356
Lastpage :
361
Abstract :
Recent efforts in adapting computer networks into system-on-chip (SOC), or network-on-chip, present a setback to the traditional computer systems for the lack of effective programming model, while not taking full advantage of the almost unlimited on-chip bandwidth. In this paper, we propose a new programming model, called context-flow, that is simple, safe, highly parallelizable yet transparent to the underlying architectural details. An SOC platform architecture is then designed to support this programming model, while fully exploiting the physical proximity between the processing elements. We demonstrate the performance efficiency of this architecture over bus based and packet-switch based networks by two case studies using a multi-processor architecture simulator.
Keywords :
cryptography; performance evaluation; real-time systems; system-on-chip; SOC platform architecture; bus based networks; computer networks; computer systems; context flow architecture; cryptography; multiprocessor architecture simulator; network-on-chip; on-chip bandwidth; packet switch based networks; physical proximity; processing elements; programming model; system-on-chip platform; Application software; Bandwidth; Computer architecture; Computer networks; Context modeling; Data structures; Network-on-a-chip; Parallel programming; Process design; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2003. ICCAD-2003. International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-762-1
Type :
conf
DOI :
10.1109/ICCAD.2003.159711
Filename :
1257744
Link To Document :
بازگشت