DocumentCode :
400760
Title :
Optimality and stability study of timing-driven placement algorithms
Author :
Cong, Jason ; Romesis, Michail ; Xie, Min
Author_Institution :
Dept. of Comput. Sci., California Univ., Los Angeles, CA, USA
fYear :
2003
fDate :
9-13 Nov. 2003
Firstpage :
472
Lastpage :
478
Abstract :
This work studies the optimality and stability of timing-driven placement algorithms. The contributions of this work include two parts: 1) We develop an algorithm for generating synthetic examples with known optimal delay for timing driven placement (T-PEKO). The examples generated by our algorithm can closely match the characteristics of real circuits. 2) Using these synthetic examples with known optimal solutions, we studied the optimality of several timing-driven placement algorithms for FPGAs by comparing their solutions with the optimal solutions, and their stability by varying the number of longest paths in the examples. Our study shows that with a single longest path, the delay produced by these algorithms is from 10% to 18% longer than the optima on the average, and from 34% to 53% longer in the worst case. Furthermore, their solution quality deteriorates as the number of longest paths increases. For examples with more than 5 longest paths, their delay is from 23% to 35% longer than the optima on the average, and is from 41% to 48% longer in the worst case.
Keywords :
circuit layout CAD; field programmable gate arrays; timing; FPGA; T-PEKO; delay; optimal delay; optimal solution; optimality; stability; timing-driven placement algorithm; Character generation; Circuit stability; Circuits and systems; Computer science; Delay; Field programmable gate arrays; Integrated circuit interconnections; Permission; Timing; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Aided Design, 2003. ICCAD-2003. International Conference on
Conference_Location :
San Jose, CA, USA
Print_ISBN :
1-58113-762-1
Type :
conf
DOI :
10.1109/ICCAD.2003.159726
Filename :
1257853
Link To Document :
بازگشت