Title :
Response surface modeling of 100 nm CMOS process technology using design of experiment
Author :
Srinivasaiah, H.C. ; Bhat, Navakanta
Author_Institution :
Dept. of Electr. & Comput. Eng., Indian Inst. of Sci., Bangalore, India
Abstract :
100 nm CMOS technology has been characterized through Design of Experiment (DOE) and statistical modeling. Initially, a set of 21 process parameters (factors) have been identified to determine their impact on transistor performance metrics such as threshold voltage Vt, sub-threshold slope SS, drive current Iddrive, leakage current Idbleak, both in saturation and linear region. Through first order linear modeling of Vt, SS, Idrive, and Idbleak, a subset of 10 most significant process parameters are picked using Plackett-Burman screening experiment for both NMOS and PMOS devices. Significant process parameters which impact the device characteristics are seen to be different, for NMOS and PMOS devices, inspite of a common process flow. Response surfaces (RS) have been built in terms of these 10 parameters for NMOS device. Statistical parameters of the device characteristics fluctuations like mean(μ) and standard deviation (σ) for Vt, SS, Iddrive, Idbleak and Gm (maximum transconductance), have been determined by Monte Carlo (MC) analysis of these response surfaces. Application of the Transmission of Moment Technique (TMT) on these models is shown to be a simple means to determine μ and σ of the device characteristics, with simple mathematical calculations.
Keywords :
CMOS integrated circuits; MOSFET; Monte Carlo methods; design of experiments; response surface methodology; statistical analysis; 100 nm; CMOS process technology; DOE; Monte Carlo analysis; NMOS devices; PMOS devices; Plackett-Burman screening experiment; design of experiment; drive current; first order linear modeling; leakage current; response surface modeling; standard deviation; statistical modeling; sub threshold slope; threshold voltage; transistor performance metrics; transmission of moment technique; CMOS process; CMOS technology; Leakage current; MOS devices; Measurement; Process design; Response surface methodology; Semiconductor device modeling; Threshold voltage; US Department of Energy;
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
DOI :
10.1109/ICVD.2004.1260939