Title :
Evaluation of pausible clocking for interfacing high speed IP cores in GALS framework
Author :
Mekie, Joycee ; Chakraborty, Supratik ; Sharma, Dinesh K.
Author_Institution :
Indian Inst. of Technol., Mumbai, India
Abstract :
Pausible clocking schemes have been proposed by GALS architects as a promising mechanism for reliable data transfer between synchronous modules fed by low-speed independent clocks. In this paper, we argue that existing schemes are not well-suited for interfacing high-speed IP cores with large clock-distribution tree delay and high communication rates. We propose an alternative interface circuit design for such IP cores that works with partial handshake between communicating modules and minimizes the performance penalty of the sender and receiver. Our circuit, unlike pausible clocking, has a small probability of failure.
Keywords :
asynchronous circuits; data communication; digital integrated circuits; network synthesis; synchronisation; clock distribution tree delay; communicating modules; communication rates; data transfer; failure probability; globally asynchronous locally synchronous architects; high speed IP cores; interface circuit design; low speed independent clocks; pausible clocking; synchronous modules; Circuit simulation; Circuit synthesis; Clocks; Delay; Frequency synchronization; Metastasis; Pipelines; Protocols; System-on-a-chip; Timing;
Conference_Titel :
VLSI Design, 2004. Proceedings. 17th International Conference on
Print_ISBN :
0-7695-2072-3
DOI :
10.1109/ICVD.2004.1260978