DocumentCode :
403484
Title :
A crosstalk aware interconnect with variable cycle transmission
Author :
Li, Lin ; Vijaykrishnan, N. ; Kandemir, Mahmut ; Irwin, Mary Jane
Author_Institution :
Dept. of Comput. Sci. & Eng., Pennsylvania State Univ., University Park, PA, USA
Volume :
1
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
102
Abstract :
Crosstalk between wires, caused by increased capacitive coupling, is considered one of the major factors that affect the performance of interconnects such as buses. The data-dependent nature of crosstalk-induced delays necessitates bus cycle time to be designed for the worst case crosstalk. However, this pessimism incurs a significant performance penalty. Consequently, we propose a crosstalk aware interconnect that uses a faster clock and dynamically controls the number of cycles required for transmission based on the estimated delay of the data pattern to be transmitted. In order to accomplish this, we designed a crosstalk analyzer circuit that is incorporated into the sender side of the bus and support a variable cycle transmission mechanism. We evaluate the effectiveness of the proposed scheme focusing on the on-chip buses of a microprocessor and by using the SPEC2000 benchmarks. The experimental results show that the proposed approach improves performance by 31.5% as compared to the original pessimistic approach. Furthermore, we employ a coding optimization to enhance the effectiveness of the proposed approach. We also show that the proposed scheme is an area-efficient approach to improving performance as compared to other crosstalk reduction schemes.
Keywords :
circuit optimisation; circuit simulation; crosstalk; integrated circuit design; integrated circuit interconnections; SPEC2000 benchmarks; area-efficient approach; bus cycle time; capacitive coupling; coding optimization; crosstalk analyzer circuit; crosstalk aware interconnect; crosstalk-induced delays; data pattern; estimated delay; microprocessor; on-chip buses; performance penalty; variable cycle transmission; Computer science; Couplings; Crosstalk; Data communication; Delay estimation; Dynamic voltage scaling; Error correction; Integrated circuit interconnections; Propagation delay; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1268834
Filename :
1268834
Link To Document :
بازگشت