DocumentCode
403518
Title
Wrapper design for testing IP cores with multiple clock domains
Author
Xu, Qiang ; Nicolici, Nicola
Author_Institution
Dept. of Electr. & Comput. Eng., McMaster Univ., Hamilton, Ont., Canada
Volume
1
fYear
2004
fDate
16-20 Feb. 2004
Firstpage
416
Abstract
This paper addresses the testability problems raised by embedded cores with multiple clock domains. The proposed solution, based on a novel core wrapper architecture, shows how multi-frequency at-speed test response capture can be achieved using low-speed testers synchronized with high-speed on-chip generated clocks. Using experimental data, the trade-offs between the number of tester channels, testing time, area overhead and power dissipation are discussed.
Keywords
automatic test equipment; automatic test software; clocks; integrated circuit testing; system-on-chip; IP cores; embedded cores; high-speed on-chip generated clocks; multiple clock domains; novel core wrapper architecture; power dissipation; speed test; testability problems; tester channels; wrapper design; Automatic control; Automatic testing; Built-in self-test; Circuit testing; Clocks; Frequency synchronization; Logic; Phase locked loops; System testing; System-on-a-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN
1530-1591
Print_ISBN
0-7695-2085-5
Type
conf
DOI
10.1109/DATE.2004.1268882
Filename
1268882
Link To Document