Title :
A mapping strategy for resource-efficient network processing on multiprocessor SoCs
Author :
Grünewald, Matthias ; Niemann, Jörg-Christian ; Porrmann, Mario ; Rückert, Ulrich
Author_Institution :
Dept. of Electr. Eng., Paderborn Univ., Germany
Abstract :
Hardware architectures based on a field of hardware-extended processors can provide flexible computing power for applications where parallelism can be exploited. For multiprocessors, the assignment of functionality to execution units can have a great impact on the performance. Additionally, finding the optimal mapping can be a time-consuming task. We present a multiprocessor architecture along with a suitable design method that includes an automated solution to the mapping problem. Our hardware architecture employs a network-on-chip (NoC) to achieve a high degree of scalability for the application and for the system in respect to future integration technologies. We also show how to reduce the packet buffer requirements with a proper scheduling strategy and present first estimates for the resource consumption of an application targeted for mobile networking.
Keywords :
access protocols; ad hoc networks; integer programming; linear programming; multiprocessor interconnection networks; parallel processing; processor scheduling; system-on-chip; hardware extended processors; mobile networking; multiprocessor SoCs; multiprocessor system-on-chip; network on-chip; optimal mapping; packet buffer; parallelism; resource consumption; resource efficient network processing; scheduling; Computer applications; Computer architecture; Computer networks; Concurrent computing; Engines; Hardware; Network-on-a-chip; Protocols; Scalability; Space technology;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
Print_ISBN :
0-7695-2085-5
DOI :
10.1109/DATE.2004.1268970