DocumentCode :
403680
Title :
RTL processor synthesis for architecture exploration and implementation
Author :
Schliebusch, Oliver ; Chattopadhyay, A. ; Leupers, R. ; Ascheid, G. ; Meyr, H. ; Steinert, Mario ; Braun, Gunnar ; Nohl, Achim
Author_Institution :
Integrated Signal Process. Syst., Aachen Univ. of Technol., Germany
Volume :
3
fYear :
2004
fDate :
16-20 Feb. 2004
Firstpage :
156
Abstract :
Architecture description languages are widely used to perform architecture exploration for application-driven designs, whereas the RT-level is the commonly accepted level for hardware implementation. For this reason, design parameters such as timing, area or power consumption cannot be taken into consideration accurately during design space exploration. Design automation tools currently used to bridge this gap are either limited in the flexibility provided or only generate fragments of the architecture. This paper presents a synthesis tool which preserves the full flexibility of the architecture description language LISA, while being able to generate the complete architecture on RT-level using systemC. This paper also presents two real world architecture case studies to prove the feasibility of our approach.
Keywords :
digital signal processing chips; hardware description languages; instruction sets; architecture description language; language for instruction set architectures; processor synthesis; register transfer level; systemC; Architecture description languages; Bridges; Clocks; Computer architecture; Design automation; Energy consumption; Hardware design languages; Software tools; Space exploration; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition, 2004. Proceedings
ISSN :
1530-1591
Print_ISBN :
0-7695-2085-5
Type :
conf
DOI :
10.1109/DATE.2004.1269223
Filename :
1269223
Link To Document :
بازگشت