DocumentCode :
405627
Title :
Early estimation of the size of VHDL projects
Author :
Fornaciari, William ; Salice, Fabio ; Scarpazza, Daniele Paolo
Author_Institution :
Politecnico di Milano, Italy
fYear :
2003
fDate :
1-3 Oct. 2003
Firstpage :
207
Lastpage :
212
Abstract :
The analysis of the amount of human resources required to complete a project is felt as a critical issue in any company of the electronics industry. In particular, early estimation of the effort involved in a development process is a key requirement for any cost-driven system-level design decision. In this paper, we present a methodology to predict the final size of a VHDL project on the basis of a high-level description, obtaining a significant indication about the development effort. The methodology is the composition of a number of specialized models, tailored to estimate the size of specific component types. Models were trained and tested on two disjoint and large sets of real VHDL projects. Quality-of-result indicators show that the methodology is both accurate and robust.
Keywords :
hardware description languages; hardware-software codesign; project management; systems analysis; VHDL analysis; VHDL code; VHDL size estimation; Verilog hardware description languages; cost estimation; cost-driven system-level design; design metrics; development-by-refinement design process; embedded system; high-level description; quality-of-result indicator; robustness; Costs; Embedded system; Hardware; Humans; Permission; Robustness; Software engineering; Software measurement; System-level design; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2003. First IEEE/ACM/IFIP International Conference on
Conference_Location :
Newport Beach, CA, USA
Print_ISBN :
1-58113-742-7
Type :
conf
DOI :
10.1109/CODESS.2003.1275285
Filename :
1275285
Link To Document :
بازگشت