DocumentCode :
405753
Title :
Accelerating design space exploration
Author :
Haubelt, Christian ; Teich, Jurgen
Author_Institution :
Hardware-Software-Co-Design, Erlangen-Nuremberg Univ., Erlangen, Germany
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
79
Abstract :
The size of search spaces in embedded system design is one of the most critical problems during design space exploration. Pareto-Front Arithmetics (PFA) has shown to be useful to overcome this problem by decomposing a hierarchical search space and just exploring each part of the system separately. Later, the exploration results are combined at higher levels of the hierarchy. In order to decrease the exploration time, this combination is performed in the objective space only. In general, this will lead to suboptimal and infeasible results. In this paper, we present new results regarding the trade-off between the quality of the results and the exploration time.
Keywords :
Pareto optimisation; embedded systems; hierarchical systems; search problems; PFA; Pareto-Front Arithmetics; design space exploration acceleration; embedded system design; exploration time; hierarchical search space; objective space;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277495
Filename :
1277495
Link To Document :
بازگشت