Title :
A system verification environment for mixed-signal SOC design based on IP bus
Author :
Zhang Yuhong ; He Lenian ; Yan Xiaolang
Author_Institution :
Inst. of Digital Technol. & Instrum., Zhejiang Univ., Hangzhou, China
Abstract :
A reusable SoC verification environment is presented in this paper. This versatile environment, which is based on VSI Alliance IP bus standard, is in accordance with pervasive rules of IP reusing, and hence is suitable for varieties of designs. Through collaborating with other EDA tools, the environment has powerful capability to support HW/SW co-simulation and digital/analog co-simulation. To be user friendly, the environment is well organized to accommodate new IPs easily. It is configurable for verifications from system-level prototyping to gate level simulation. This environment works well for verifications of digital, analog and mixed-signal SoC designs.
Keywords :
electronic design automation; formal verification; hardware-software codesign; hybrid simulation; mixed analogue-digital integrated circuits; software reusability; system buses; system-on-chip; EDA tools; HW/SW co-simulation; IP bus; IP reusing; VSI; analog SoC design; digital SoC design; digital/analog co-simulation; electronic design automation; gate level simulation; hardware/software co-simulation; mixed signal SOC design; reusable SoC verification; system verification; system-level prototyping; system-on chip; versatile environment;
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
Print_ISBN :
0-7803-7889-X
DOI :
10.1109/ICASIC.2003.1277542