DocumentCode :
405843
Title :
An auto-zero sample-and-hold circuit in 0.8 μm CMOS
Author :
Ferreira, Luis H. C. ; Pimenta, Tales C. ; Moreno, Robson L.
Author_Institution :
Microelectron. Group, Univ. Fed. de Itajuba, Brazil
Volume :
1
fYear :
2003
fDate :
21-24 Oct. 2003
Firstpage :
510
Abstract :
This work describes the silicon implementation of a new sample-and-hold circuit topology. The main feature of the circuit is its auto-zero capability. The auto-zero corrects the offset voltage generated by the transistor mismatch in the differential pair and the charge injected by the NMOS switches in the sampling capacitor. The circuit was implemented in 0.8 μm CMOS process from AMS. The results, initially obtained from simulations, were compared to real laboratory measurements. The comparison indicates that the measurements and the simulated results have a very close correspondence. The circuit is capable of reducing the total sample-and-hold output error to just 0.14% at a sampling rate of 250 KHz.
Keywords :
CMOS integrated circuits; analogue-digital conversion; network topology; sample and hold circuits; semiconductor switches; 0.8 micron; 250 kHz; CMOS; NMOS switches; auto zero capability; circuit topology; complementary metal-oxide-semiconductor; n-channel metal-oxide-semiconductor; offset voltage; sample and hold circuit; sampling capacitor; sampling rate; transistor mismatch;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2003. Proceedings. 5th International Conference on
ISSN :
1523-553X
Print_ISBN :
0-7803-7889-X
Type :
conf
DOI :
10.1109/ICASIC.2003.1277598
Filename :
1277598
Link To Document :
بازگشت