• DocumentCode
    408047
  • Title

    "Software-pipelined" 2-D discrete wavelet transform with VLSI hierarchical implementation

  • Author

    Zhang, Chunhui ; Long, Yun ; Seong Yong Oum ; Kurdahi, Fadi

  • Author_Institution
    Dept. of Electr. & Comput. Eng.,, California Univ., Irvine, CA, USA
  • Volume
    1
  • fYear
    2003
  • fDate
    8-13 Oct. 2003
  • Firstpage
    148
  • Abstract
    Numerous VLSI architectures for 2-D discrete wavelet transform (DWT) have been introduced. While most of the designs displayed good performance, few of them discussed thoroughly how to sustain such high throughput computing. The reasons behind this are the design complexity, costs of peripherals, and performance degradation caused by overhead. In this paper, we expose the performance gap between the computing core and the entire system, distinguishing them by quantitative approach with metrics-peak performance and mean-time performance. To balance the gap, a "software pipelined" formula for lifting-based DWT kernel, a novel enhanced DMA engine named iDMA, and a complete design of 2-D DWT using hierarchical pipelining method are proposed. Finally, the architecture has been implemented in Xilinx virtex-II xc2v500-5. We use Daubechies (9, 7) filter, the default lossy filter of JPEG2000, for illustration whereas it is a general method for other filters. The post-PAR operation frequency is 98 MHz and the peak performance is 1 sample/cycle. Notably, the mean-time performance parameterized by image size and decomposition level achieves closely to peak performance.
  • Keywords
    VLSI; discrete wavelet transforms; image processing; pipeline arithmetic; 98 MHz; DMA engine; DWT; Daubechies filter; JPEG2000; VLSI; Xilinx virtex-II xc2v500-5; discrete wavelet transform; hierarchical pipelining method; lifting-based DWT kernel; mean-time performance; peak performance; quantitative approach; software-pipelined; Computer architecture; Computer displays; Costs; Degradation; Discrete wavelet transforms; Filters; High performance computing; Kernel; Throughput; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Robotics, Intelligent Systems and Signal Processing, 2003. Proceedings. 2003 IEEE International Conference on
  • Print_ISBN
    0-7803-7925-X
  • Type

    conf

  • DOI
    10.1109/RISSP.2003.1285565
  • Filename
    1285565