DocumentCode :
411437
Title :
A novel low power pipelined architecture for a MC-CDMA receiver
Author :
Hasan, M. ; Arslan, T. ; Thompson, John
Author_Institution :
Sch. of Eng. & Electron., Edinburgh Univ., UK
Volume :
2
fYear :
2003
fDate :
18-20 Sept. 2003
Firstpage :
1048
Abstract :
This paper proposes a novel low power pipelined architecture for a multicarrier code division multiple access (MC-CDMA) receiver. The receiver is based on 64 subcarriers. It comprises of two blocks namely the FFT for demodulation and the combiner for despreading and equalization. The 64-point FFT block is based on low power pipelined radix-4 architecture in which coefficient ordering is applied to its second stage to further bring down its power consumption. Clock gating is extensively used in the combiner to reduce its power consumption.
Keywords :
OFDM modulation; cellular radio; code division multiple access; demodulation; diversity reception; fast Fourier transforms; pipeline processing; power consumption; radio receivers; spread spectrum communication; 64-point FFT block; MC-CDMA; clock gating; demodulation; low power pipelined architecture; multicarrier code division multiple access receiver; power consumption; CMOS logic circuits; Clocks; Electronic mail; Energy consumption; Frequency domain analysis; Multiaccess communication; Multicarrier code division multiple access; OFDM; Power engineering and energy; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing and Analysis, 2003. ISPA 2003. Proceedings of the 3rd International Symposium on
Print_ISBN :
953-184-061-X
Type :
conf
DOI :
10.1109/ISPA.2003.1296448
Filename :
1296448
Link To Document :
بازگشت