DocumentCode :
412528
Title :
FPGA bridging fault detection and location via differential IDDQ
Author :
Chmela, Erik ; Toutounchi, Shahin
Author_Institution :
Center for Reliable Comput., Stanford Univ., CA, USA
fYear :
2004
fDate :
25-29 April 2004
Firstpage :
109
Lastpage :
114
Abstract :
Standard IDDQ testing is limited by the ability to distinguish a small fault current from a large background leakage current: this limitation is overcome in FPGAs by differential IDDQ testing. Partitioning of interconnects further increases the detectability of a fault current. Fault location can be achieved by iteratively applying partitioned differential IDDQ testing to eliminate fault-free nets. The location algorithm, easily automated, requires very few configurations and IDDQ measurements, logarithmic to the number of initially-suspected faulty nets.
Keywords :
fault location; field programmable gate arrays; integrated circuit interconnections; integrated circuit testing; leakage currents; logic partitioning; logic testing; FPGA bridging fault detection; FPGA bridging fault location; IDDQ measurements; fault free nets; fault location algorithm; field programmable gate arrays; leakage current; partitioned differential IDDQ testing; standard IDDQ testing; Circuit faults; Fault currents; Fault detection; Fault location; Field programmable gate arrays; Integrated circuit interconnections; Leakage current; Logic testing; Multiplexing; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 2004. Proceedings. 22nd IEEE
ISSN :
1093-0167
Print_ISBN :
0-7695-2134-7
Type :
conf
DOI :
10.1109/VTEST.2004.1299233
Filename :
1299233
Link To Document :
بازگشت