Title :
Predictive model for optimized design parameters in flip-chip packages
Author :
Park, S.B. ; Sammakia, Bahgat ; Raghunathan, Karthik
Author_Institution :
Dept. of Mech. Eng., State Univ. of New York, Binghamton, NY, USA
Abstract :
An analytical model is developed to predict the out of plane deformation in multilayered thin stacks subjected to uniform temperature loading. CTE mismatches among the components (chip, substrate, underfill, flip-chip interconnect or C4s) are the driving force for both first and second levels interconnect reliability concerns. The first level failure includes die cracking and underfill delamination whereas the second level interconnects are concerned with the BGA fatigue and non-wetting or partial wetting during the assembly process. In this study, a proper formula for effective moduli of the complex geometry, such as solder (C4)/underfill layer, is presented. An analytical formulation for the out of plane displacement of the chip substrate structure under temperature variation ΔT of as high as 205°C as expected in lead (Pb) free solder applications during reflow, is developed using the effective moduli. The warpage resulting from the analytical formulation is compared with the two-dimensional and three-dimensional finite element analysis (FEA). The importance and challenges in the analytical modeling aspect of the thermo-mechanical behavior of the flip chip or chip on board assembly is emphasized. The study helps to design more reliable components or assemblies with the design parameters being optimized in the early stage of the development.
Keywords :
ball grid arrays; chip-on-board packaging; deformation; delamination; fatigue; finite element analysis; flip-chip devices; integrated circuit modelling; reliability; solders; wetting; BGA fatigue; CTE mismatches; FEA; analytical formulation; assembly process; ball grid arrays; chip on board assembly; chip substrate structure; complex geometry; die cracking; effective moduli; flip-chip interconnect; flip-chip package; interconnect reliability; lead free solder; multilayered thin stack; nonwetting; optimized design parameter; partial wetting; plane deformation; reflow; solder; thermomechanical properties; three dimensional finite element analysis; two dimensional finite element analysis; underfill delamination; underfill layer; uniform temperature loading; warpage; Analytical models; Assembly; Delamination; Design optimization; Fatigue; Geometry; Lead; Packaging; Predictive models; Temperature;
Conference_Titel :
Thermal and Thermomechanical Phenomena in Electronic Systems, 2004. ITHERM '04. The Ninth Intersociety Conference on
Print_ISBN :
0-7803-8357-5
DOI :
10.1109/ITHERM.2004.1318319