DocumentCode :
416088
Title :
64-bit hybrid dual-threshold voltage power-aware conditional carry adder design
Author :
Cheng, Kuo-Hsing ; Cheng, Shun-Wen ; Huang, Chan-Wei
Author_Institution :
Nat. Central Univ., Chung-li, Taiwan
fYear :
2004
fDate :
19-21 July 2004
Firstpage :
65
Lastpage :
68
Abstract :
A 64-bit hybrid dual-threshold conditional-carry adder for power-aware applications was presented. Components on critical paths use a low threshold voltage to accelerate the speed of operation. Other components use the normal threshold voltage to save power. This is attractive in implementing power-aware arithmetic systems. The proposed circuit has the lowest power-delay product and energy-delay product. The hybrid circuit represents a fine compromise between power and performance. Its power efficiency is better than that of the single threshold voltage circuit designs.
Keywords :
adders; digital arithmetic; CMOS; VLSI design; hybrid dual-threshold conditional-carry adder; hybrid dual-threshold voltage; power-aware arithmetic systems; voltage power-aware conditional carry adder design; Acceleration; Adders; Arithmetic; CMOS process; Circuit synthesis; Digital signal processing; Multiplexing; Power supplies; Threshold voltage; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip for Real-Time Applications, 2004.Proceedings. 4th IEEE International Workshop on
Print_ISBN :
0-7695-2182-7
Type :
conf
DOI :
10.1109/IWSOC.2004.1319851
Filename :
1319851
Link To Document :
بازگشت