Title :
A power-efficient, low-complexity, memoryless coding scheme for buses with dominating inter-wire capacitances
Author :
Lindkvist, Tina ; Löfvenberg, Jacob ; Ohlsson, Henrik ; Johansson, Kenny ; Wanhammar, Lars
Author_Institution :
Dept. of Electr. Eng., Linkopings Univ., Linkoping, Sweden
Abstract :
In this paper we present a simplified model of parallel, on-chip buses, motivated by the movement toward CMOS technologies where the ratio between interwire capacitance and wire-to-ground capacitance is very large. We also introduce a ternary bus state representation, suitable for the bus model. Using this representation we propose a coding scheme without memory which reduces energy dissipation in the bus model by approximately 20-30% compared to an uncoded system. At the same time the proposed coding scheme is easy to realize, in terms of standard cells needed, compared to several previously proposed solutions.
Keywords :
CMOS digital integrated circuits; capacitance; encoding; low-power electronics; memoryless systems; system buses; CMOS; bus coding; energy dissipation reduction; interwire capacitances; memoryless coding; on-chip buses; parallel buses; ternary bus state representation; wire-to-ground capacitance; Conferences; Real time systems; System-on-a-chip;
Conference_Titel :
System-on-Chip for Real-Time Applications, 2004.Proceedings. 4th IEEE International Workshop on
Print_ISBN :
0-7695-2182-7
DOI :
10.1109/IWSOC.2004.1319890