DocumentCode :
416199
Title :
Design optimizations microprocessors at low temperature
Author :
Vassighi, A. ; Keshavarzi, A. ; Narendra, S. ; Schrom, G. ; Yibin Ye ; Seri Lee ; Chrysler, G. ; Sachdev, M. ; Vivek De
Author_Institution :
Intel Labs, Hillsboro, OR
fYear :
2004
fDate :
7-11 July 2004
Firstpage :
2
Lastpage :
5
Abstract :
We investigate trade-offs in microprocessor frequency and system power achievable for low temperature operation in scaled high leakage technologies by combining refngeration with supply voltage selection, body bias, transistor sizing and shorter channel length. Reducing channel length provides better frequency and power improvement than forward body bias. When, the leakage power is more than 30% of chip power, combining refrigeration with enhancing technology by shorter channel length provides the best trade-off for power and frequency.
Keywords :
CMOS technology; Circuits; Cooling; Design optimization; Diversity reception; Electrothermal effects; Frequency; Microprocessors; Refrigeration; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings. 41st
Conference_Location :
San Diego, CA, USA
ISSN :
0738-100X
Print_ISBN :
1-51183-828-8
Type :
conf
Filename :
1322427
Link To Document :
بازگشت