DocumentCode
416200
Title
Leakage in nano-scale technologies: mechanisms, impact and design considerations
Author
Agarwal, A. ; Kim, C.H. ; Mukhopadhyay, S. ; Roy, K.
Author_Institution
Purdue University, USA
fYear
2004
fDate
7-11 July 2004
Firstpage
6
Lastpage
11
Abstract
The high leakage current in nano-meter regimes is becoming a significant portion of power dissipation in CMOS circuits as threshold voltage, channel length, and gate oxide thickness are scaled. Consequently, the identification of different leakage components is very important for estimation and reduction of leakage. Moreover, the increasing statistical variation in the process parameters has led to significant variation in the transistor leakage current across and within different dies. Designing with the worst case leakage may cause excessive guard-banding, resulting in a lower performance. This paper explores various intrinsic leakage mechanisms including weak inversion, gateoxide tunneling and junction leakage etc. Various circuit level techniques to reduce leakage energy and their design trade-off are discussed. We also explore process variation compensating techniques to reduce delay and leakage spread, while meeting power constraint and yield.
Keywords
CMOS technology; Circuit synthesis; Delay; Doping profiles; Energy consumption; Frequency; Gate leakage; Leakage current; Permission; Voltage;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation Conference, 2004. Proceedings. 41st
Conference_Location
San Diego, CA, USA
ISSN
0738-100X
Print_ISBN
1-51183-828-8
Type
conf
Filename
1322428
Link To Document