DocumentCode :
416210
Title :
Automatic correct scheduling of control flow intensive behavioral descriptions in formal synthesis
Author :
Kai Kapp ; Sabelfeld, V.
Author_Institution :
University of Karlsruhe, Germany
fYear :
2004
fDate :
7-11 July 2004
Firstpage :
61
Lastpage :
66
Abstract :
Formal synthesis ensures the correctness of hardware synthesis by automatically deriving the circuit implementation by behavior preserving transformations within a theorem prover. In this paper, we present a new approach to formal synthesis that is able to handle control Row intensive descriptions. In paticular, we consider here the scheduling phase, which is a central task in high-level synthesis. We describe a methodology employing a new control flow oriented representation which allows the fully automatic scheduling of control flow intensive descriptions in formal synthesis. To obtain scheduled circuits of high quality, the scheduling is guided by conventional scheduling algorithms.
Keywords :
Algorithm design and analysis; Automatic control; Circuit synthesis; Design automation; Design optimization; Fault tolerance; Hardware; Permission; Processor scheduling; Scheduling algorithm;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings. 41st
Conference_Location :
San Diego, CA, USA
ISSN :
0738-100X
Print_ISBN :
1-51183-828-8
Type :
conf
Filename :
1322438
Link To Document :
بازگشت