DocumentCode :
416212
Title :
Timing closure through a globally synchronous, timing partitioned design methodology
Author :
Edman, A. ; Svensson, C.
Author_Institution :
Linkoping University, Sweden
fYear :
2004
fDate :
7-11 July 2004
Firstpage :
71
Lastpage :
74
Abstract :
A method to mitigate timing problems due to global wire delays is proposed. The method follows closely a fully synchronous design flow and utilizes only hue digital lihraly elements. The design is partitioned into isochronous blocks at system level, where a few clockicycles latency is inserted between the isochronous blocks. This latency is then utilized to automatically mitigate unknown global wire delays, unknown global clock skews and other timing uncertainties occurring in hackend design. The new method is expected to considerably reduce the timing closure effort in large high frequency digital designs in deep submicron technologies.
Keywords :
Clocks; Delay; Design engineering; Design methodology; Frequency; Integrated circuit technology; Permission; Timing; Uncertainty; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings. 41st
Conference_Location :
San Diego, CA, USA
ISSN :
0738-100X
Print_ISBN :
1-51183-828-8
Type :
conf
Filename :
1322440
Link To Document :
بازگشت