DocumentCode :
416224
Title :
Extending the transaction level modeling approach for fast communication architecture exploration
Author :
Pasricha, Sudeep ; Nikil Dutt ; Ben-Romdhane, Molka
Author_Institution :
University of California, Irvine, CA
fYear :
2004
fDate :
7-11 July 2004
Firstpage :
113
Lastpage :
118
Abstract :
System-on-chip (SoC) designs are increasingly becoming more complex. Efficient on chip communication architectures are critical for achieving desired performance in these systems. System designers typically use Bus Cycle Accurate (BCA) models written in high level languages such as C/C++ to explore the communication design space. These models capture all of the bus signals and strictly maintain cycle accuracy, which is useful for reliable performance exploration but results in slow simulation speeds for complex designs, even when they are modeled using high level languages. Recently there have been several efforts to use the Transaction Level Modeling (TLM) paradigm for improving simulation performance of BCA models. However these BCA models capture a lot of details that can be eliminated when exploring communications architectures.
Keywords :
Computer architecture; Embedded computing; High level languages; Maintenance; Protocols; Signal synthesis; Space exploration; System-on-a-chip; Time to market; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings. 41st
Conference_Location :
San Diego, CA, USA
ISSN :
0738-100X
Print_ISBN :
1-51183-828-8
Type :
conf
Filename :
1322453
Link To Document :
بازگشت