DocumentCode :
416227
Title :
An area estimation methodology for FPGA based designs at systemc-level
Author :
Brandolese, C. ; Fornaciari, W. ; Salice, F.
Author_Institution :
Politecnico di Milano, Italy
fYear :
2004
fDate :
7-11 July 2004
Firstpage :
129
Lastpage :
132
Abstract :
This paper presents a parametric area estimation methodology at SystemC level for FPGA-based designs. The approach is conceived to reduce the effoit to adapt the area estimators to the evolutions of the EDA design environments. It consists in identifying the subset of measures that can be derived form the system level description and that are also relevant at VHDL-RT level. Estimators´ parameters are then automatically derived from a set of benchmarks.
Keywords :
Automatic logic units; Data mining; Electronic design automation and methodology; Field programmable gate arrays; Logic design; Parameter estimation; Permission; Space exploration; Space technology; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2004. Proceedings. 41st
Conference_Location :
San Diego, CA, USA
ISSN :
0738-100X
Print_ISBN :
1-51183-828-8
Type :
conf
Filename :
1322456
Link To Document :
بازگشت