DocumentCode :
418301
Title :
Direct digital frequency synthesizer with multi-stage linear interpolation
Author :
Hikawa, Hiroomi
Author_Institution :
Oita Univ., Japan
Volume :
4
fYear :
2004
fDate :
23-26 May 2004
Abstract :
Direct digital frequency synthesizers (DDFS´s) are playing an important role in modern communication systems. One of the problems of the DDFS is a phase-to-amplitude converter (PAC) based on ROM. The large size ROM yields not only better frequency resolution and better spurious performance, but also higher power consumption and lower speed. This papers proposes a new type of DDFS with a multi-stage interpolation scheme to convert the phase data into sinusoid amplitude. The multi-stage interpolation provides better approximation while the increase of the ROM size is held minimum. Better approximation ability of the proposed DDFS reduces the spurious performance. The simulation and experimental results show that it can achieve a considerable savings in the required ROM capacity while respectable spurious performance is provided.
Keywords :
approximation theory; direct digital synthesis; integrated circuit modelling; interpolation; phase convertors; power consumption; read-only storage; ROM; approximation theory; direct digital frequency synthesis; frequency resolution; interpolation; modern communication systems; multistage linear interpolation; phase-amplitude converter; power consumption; Adders; Computer architecture; Digital communication; Energy consumption; Frequency synthesizers; Hardware; Interpolation; Pipelines; Read only memory; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
Type :
conf
DOI :
10.1109/ISCAS.2004.1328983
Filename :
1328983
Link To Document :
بازگشت