Title :
Dynamic reconfigurable bus encoding scheme for reducing the energy consumption of deep sub-micron instruction bus
Author :
Wong, Siu-Kei ; Tsui, Chi-ying
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., China
Abstract :
In very deep sub-micron designs, cross coupling capacitances become the dominant factor of the total bus loading and have a significant impact on the energy consumption. In this paper, we propose a re-configurable bus encoding scheme, which is based on the correlation among the bit lines, to reduce the energy consumption of the cross coupling capacitances of the instruction buses. The instruction is encoded by reordering the bit lines during compilation time to reduce the total cross coupling switching. A crossbar is used as a decoder to map back the data to the original instruction codeword before sending to the instruction decoder. The reordering can be reconfigured during run-time by using different configurations in the crossbar. Experimental results show that by using the proposed scheme, significant energy reduction, on average about 20%, can be achieved. Comparisons with existing fixed bit lines reordering encoding scheme have also been made and on average more than 15% reduction can be obtained using our method.
Keywords :
capacitor switching; decoding; embedded systems; encoding; reconfigurable architectures; system buses; bit line correlation; compilation time; cross coupling capacitance; cross coupling switching; deep submicron design; deep submicron instruction bus; dynamic reconfigurable bus encoding scheme; energy consumption reduction; instruction codeword; instruction decoder; reordering encoding; Capacitance; Decoding; Design engineering; Embedded system; Encoding; Energy consumption; Power engineering and energy; Reflective binary codes; Runtime; Statistics;
Conference_Titel :
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN :
0-7803-8251-X
DOI :
10.1109/ISCAS.2004.1329273