DocumentCode
418554
Title
VLSI architecture of the reconfigurable computing engine for digital signal processing applications
Author
Chen, Lien-Fei ; Lai, Yeong-Kang
Author_Institution
Dept. of Electr. Eng., Nat. Chung-Hsing Univ., Taichung, Taiwan
Volume
2
fYear
2004
fDate
23-26 May 2004
Abstract
In this paper, a novel reconfigurable computing engine for digital signal processing applications is proposed. The kernel component of the reconfigurable computing (RC) engine is the general-purpose processing cluster (GPPC) array, which is constructed of the GPPCs, as an MIMD model to achieve high flexibility for mapping applications and algorithms to the RC engine. GPPC performs the data-parallelism operations efficiently using the SIMD instructions. Therefore, GPPC can not only execute the 32-bit operations but also perform 4-way 8-bit operations or 2-way 16-bit operations simultaneously. For the efficient connectivity, the inter-GPPC-row reconfigurable network is also proposed to achieve the requirements of high flexibility, low complexity, small area and short network delay.
Keywords
VLSI; digital signal processing chips; integrated circuit interconnections; parallel processing; reconfigurable architectures; MIMD model; SIMD instructions; VLSI architecture; data parallelism operations; digital signal processing; general purpose processing cluster; kernel component; mapping algorithms; mapping applications; network delay; reconfigurable computing engine; Computer aided instruction; Computer applications; Computer architecture; Control systems; Digital signal processing; Engines; Kernel; Reconfigurable architectures; Signal processing algorithms; Very large scale integration;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2004. ISCAS '04. Proceedings of the 2004 International Symposium on
Print_ISBN
0-7803-8251-X
Type
conf
DOI
10.1109/ISCAS.2004.1329427
Filename
1329427
Link To Document