DocumentCode :
419358
Title :
BDD circuit optimization for path delay fault testability
Author :
Fey, Görschwin ; Shi, Junhao ; Drechsler, Rolf
Author_Institution :
Inst. of Comput. Sci., Bremen Univ., Germany
fYear :
2004
fDate :
31 Aug.-3 Sept. 2004
Firstpage :
168
Lastpage :
172
Abstract :
The complexity of integrated circuits is rapidly growing. This leads to more and more time and money spent on the test of these circuits. Besides minimizing the logic needed for a given function the testability of the resulting circuit becomes a major issue during synthesis. One way to synthesize a circuit for a given function is to directly convert the binary decision diagram (BDD) of that function into a circuit. It is known that optimizations of the BDD transfer to the derived circuit. Therefore in this paper we evaluate different optimization techniques for BDDs based on variable reordering with respect to the path delay fault testability of the resulting circuit. We show an optimization strategy that allows to compromise during synthesis between logic size and testability.
Keywords :
binary decision diagrams; circuit complexity; circuit optimisation; integrated circuit testing; logic testing; minimisation; binary decision diagram; circuit complexity; circuit optimization; circuit synthesis; integrated circuit testing; logic minimization; path delay fault testability; Binary decision diagrams; Boolean functions; Circuit faults; Circuit optimization; Circuit testing; Data structures; Delay; Integrated circuit synthesis; Logic circuits; Logic testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2004. DSD 2004. Euromicro Symposium on
Print_ISBN :
0-7695-2203-3
Type :
conf
DOI :
10.1109/DSD.2004.1333273
Filename :
1333273
Link To Document :
بازگشت