DocumentCode :
419369
Title :
Dynamic filter cache for low power instruction memory hierarchy
Author :
Vivekanandarajah, Kugan ; Srikanthan, Thambipillai ; Bhattacharyya, Saurav
Author_Institution :
Sch. of Comput. Eng., Nanyang Technol. Univ., Singapore, Singapore
fYear :
2004
fDate :
31 Aug.-3 Sept. 2004
Firstpage :
607
Lastpage :
610
Abstract :
Filter cache (FC) is effective in achieving energy saving at the expense of some performance degradation. The energy savings, here, comes from repeated execution of tiny loops from energy efficient FC. The absence of cacheable loops leads to performance degradation in such FC structures. Therefore, we propose a simple dynamic FC scheme, which detects the opportunity for use of the FC and enables (or disables) it dynamically. Thus providing (slightly reduced) energy savings at minimal performance degradation. A combination of the predictive filter cache with the above schemes reduces the performance and energy penalty. For the benchmarks simulated with 256 byte FC, the average performance degradation is 1.13% with the proposed scheme compared to 2.47% with just the predictive filter cache. With the same configuration, the resulting energy reduction is 42.77%. Finally, the proposed dynamic filter cache scheme is inherently simple and hence it lends well for VLSI efficient implementation.
Keywords :
VLSI; cache storage; filters; low-power electronics; memory architecture; VLSI implementation; cacheable loops; dynamic filter cache; energy reduction; energy saving; low-power instruction memory hierarchy; predictive filter cache; Cache memory; Costs; Degradation; Embedded computing; Embedded system; Energy consumption; Energy efficiency; Filters; High performance computing; Prediction algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design, 2004. DSD 2004. Euromicro Symposium on
Print_ISBN :
0-7695-2203-3
Type :
conf
DOI :
10.1109/DSD.2004.1333333
Filename :
1333333
Link To Document :
بازگشت