DocumentCode :
420482
Title :
Microwave characterization of high aspect ratio through-wafer interconnect vias in silicon substrates
Author :
Leung, Lydia Lap Wai ; Chen, Kevin J.
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., China
Volume :
2
fYear :
2004
fDate :
6-11 June 2004
Firstpage :
1197
Abstract :
In this paper, we present detailed fabrication process and high-frequency characterization of through-wafer copper-filled via holes ranging from 40 μm to 70 μm in diameter on 400 μm-thick silicon substrates. The high aspect ratio via holes are achieved by carefully tuning the inductively coupled plasma (ICP) etching process and the high aspect ratio via holes are filled completely using a bottom-up electroplating approach. The fabricated via holes were characterized using different resonating structures and the measured inductance and resistance of the 70 μm via are 409 pH and 0.154Ω respectively. In addition, the effect of the via arrangement on the resulting inductance are also evaluated.
Keywords :
copper; electric resistance; electroplating; high-frequency effects; inductance; interconnections; metallic thin films; microwave materials; sputter etching; 0.154 ohm; 40 to 70 micron; 400 micron; Cu; ICP etching; Si; electroplating; high aspect ratio; high-frequency effects; inductance; inductively coupled plasma etching; microwave characterisation; resistance; resonating structures; silicon substrates; through wafer copper interconnect; CMOS technology; Copper; Etching; Fabrication; Inductance; Integrated circuit interconnections; Packaging; Plasma applications; Plasma measurements; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microwave Symposium Digest, 2004 IEEE MTT-S International
ISSN :
0149-645X
Print_ISBN :
0-7803-8331-1
Type :
conf
DOI :
10.1109/MWSYM.2004.1339201
Filename :
1339201
Link To Document :
بازگشت