DocumentCode :
420499
Title :
Design and implementation of novel FIR filter architecture for efficient signal boundary handling on Xilinx Virtex FPGAs
Author :
Benkrid, A. ; Benkrid, K. ; Crookes, D.
Author_Institution :
Sch. of Comput. Sci., Queen´´s Univ. of Belfast, UK
fYear :
2004
fDate :
19-20 Feb. 2004
Firstpage :
222
Lastpage :
225
Abstract :
This paper presents the design and detailed implementation of a novel architecture proposed by the authors for FIR filters on Xilinx Virtex FPGAs. The architecture is particularly useful for handling the problem of signal boundaries filtering, which occurs in finite length signal processing (e.g. image processing). The key to that is a clever exploitation of the shift register logic (SRL16) component of the Virtex family. The implementation leads to considerable area savings compared to the conventional implementation (based on a hard router) with no speed penalty. This work completes that first appearing in A. Benkrid, et al. (2003).
Keywords :
FIR filters; field programmable gate arrays; signal processing; FIR filter architecture; Virtex family; Xilinx Virtex FPGA; area savings; clever exploitation; efficient signal boundary handling; finite length signal processing; image processing; shift register logic; signal boundaries filtering; Computer architecture; Convolution; Field programmable gate arrays; Filtering; Finite impulse response filter; Hardware; Logic; Shift registers; Signal design; Signal processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2004. Proceedings. IEEE Computer society Annual Symposium on
Print_ISBN :
0-7695-2097-9
Type :
conf
DOI :
10.1109/ISVLSI.2004.1339536
Filename :
1339536
Link To Document :
بازگشت