DocumentCode :
420502
Title :
A subworld-parallel multiplication and sum-of-squares unit
Author :
Krithivasan, Shankar ; Schulte, Michael J. ; Glossner, John
Author_Institution :
Wisconsin-Madison Univ., Madison, WI, USA
fYear :
2004
fDate :
19-20 Feb. 2004
Firstpage :
273
Lastpage :
274
Abstract :
Several recent digital signal processors, multimedia processors, and general-purpose processors with multimedia extensions support subword parallelism. With subword parallelism, each operand is partitioned into multiple lower-precision operands, called subwords. A single subword-parallel instruction performs the same operation on multiple sets of subwords in parallel. This paper presents the design of a subword-parallel multiplication and sum-of-squares unit (SPMSSU). The SPMSSU uses novel subword partitioning and partial product mapping techniques to perform one 32-bit, two 16-bit, or four 8-bit multiplications or sum-of-squares operations in parallel. The SPMSSU efficiently performs subword-parallel operations with area and delay estimates that are comparable to those of a conventional 32-bit multiplier.
Keywords :
adders; digital arithmetic; logic design; multiplying circuits; parallel architectures; digital signal processors; general-purpose processors; multimedia processors; multiplier; operands; product mapping techniques; subword partitioning; subworld-parallel multiplication; sum-of-squares unit; Computer Society; Delay estimation; Digital signal processing; Digital signal processors; Equations; Hardware; Signal design; Signal mapping; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 2004. Proceedings. IEEE Computer society Annual Symposium on
Print_ISBN :
0-7695-2097-9
Type :
conf
DOI :
10.1109/ISVLSI.2004.1339554
Filename :
1339554
Link To Document :
بازگشت