DocumentCode :
421335
Title :
Memory accesses management during high level synthesis
Author :
Corre, Gwenolé ; Senn, Eric ; Bornel, P. ; Julien, Nathalie ; Martin, Eric
Author_Institution :
LESTER, South Brittany Univ., Lorient, France
fYear :
2004
fDate :
8-10 Sept. 2004
Firstpage :
42
Lastpage :
47
Abstract :
We introduce an approach to take into account the memory architecture and the memory mapping in behavioral synthesis. We formalize the memory mapping as a set of constraints for the synthesis, and defined a memory constraint graph and an accessibility criterion to be used in the scheduling step. We present a strategy for implementing signals (ageing vectors). We formalize the maturing process and explain how it may generate memory conflicts over several iterations of the algorithm. The final compatibility graph indicates the set of valid mappings for every signal. Several experiments are performed with our HLS tool GAUT. Our scheduling algorithm exhibits a relatively low complexity that permits to tackle complex designs in a reasonable time.
Keywords :
graph theory; high level synthesis; memory architecture; storage management; GAUT; ageing vectors; behavioral synthesis; compatibility graph; high level synthesis; memory access management; memory architecture; memory constraint graph; memory mapping; scheduling algorithm; Aging; Algorithm design and analysis; Costs; Flow graphs; High level synthesis; Memory architecture; Memory management; Registers; Scheduling algorithm; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2004. CODES + ISSS 2004. International Conference on
Print_ISBN :
1-58113-937-3
Type :
conf
DOI :
10.1109/CODESS.2004.240661
Filename :
1360477
Link To Document :
بازگشت