DocumentCode :
421345
Title :
Power-performance trade-offs for reconfigurable computing
Author :
Noguera, Juanjo ; Badia, Rosa M.
Author_Institution :
Dept. of R&D, Hewlett-Packard, San Cugat Del Valles, Spain
fYear :
2004
fDate :
8-10 Sept. 2004
Firstpage :
116
Lastpage :
121
Abstract :
We explore the system-level power-performance trade-offs available when implementing streaming embedded applications on fine-grained reconfigurable architectures. We show that an efficient hardware-software partitioning algorithm is required when targeting low-power. However, if the application objective is performance, then we propose the use of dynamically reconfigurable architectures. This work presents a configuration-aware data size partitioning approach. We propose a design methodology that adapts the architecture and used algorithms to the application requirements. The methodology has been proven to work on a real research platform based on Xilinx devices. Finally, we have applied our methodology and algorithms to the case study of image sharpening, which is required nowadays in digital cameras and mobile phones.
Keywords :
hardware-software codesign; processor scheduling; reconfigurable architectures; Xilinx devices; configuration-aware data size partitioning; digital cameras; dynamically reconfigurable architectures; fine-grained reconfigurable architectures; hardware-software partitioning algorithm; image sharpening; mobile phones; system-level power-performance trade-offs; task-configuration scheduling; Computer architecture; Design methodology; Dynamic scheduling; Partitioning algorithms; Processor scheduling; Programmable logic arrays; Programmable logic devices; Reconfigurable architectures; Reconfigurable logic; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2004. CODES + ISSS 2004. International Conference on
Print_ISBN :
1-58113-937-3
Type :
conf
DOI :
10.1109/CODESS.2004.240862
Filename :
1360491
Link To Document :
بازگشت